# Giaan Nguyen

Lab 2: CORDIC Circuit Design on FPGAs

ECEN 689-600: FPGA Information Processing Systems Friday, February 12, 2021

#### **CORDIC Polar Simulation**

Figure 1 shows the results for simulating CORDIC calculations of  $\cos\left(\frac{\pi}{3}\right)$  and  $\sin\left(\frac{\pi}{3}\right)$  within the first 50 nanoseconds, followed by  $\tan^{-1}(1)$  for the latter 50 nanoseconds. For the cosine/sine mode, we assume  $x_0=1$  and  $y_0=0$ , i.e., taking our initial angle to be 0 radians; we input  $z_0=\frac{\pi}{3}$  as our target angle. Inversely for the arctan mode, we input initial angle  $z_0=0$  radians; assuming the unit circle, we let  $x_0=y_0=\frac{\sqrt{2}}{2}$ .

Using 7 iterations starting at index k=0, we see around the 40-ns mark are the computed values for the cosine/sine mode. Taking G=1.64676, we should see the following results:

$$x = G(x_0 \cos z_0 - y_0 \sin z_0) = 1.64676 \left( 1 \times \frac{1}{2} - 0 \times \frac{\sqrt{3}}{2} \right) = 0.82338$$
$$y = G(x_0 \sin z_0 - y_0 \cos z_0) = 1.64676 \left( 1 \times \frac{\sqrt{3}}{2} - 0 \times \frac{1}{2} \right) = 1.42613$$
$$z = 0$$



Figure 1. Simulation for CORDIC polar design. Cosine/sine mode is simulated within the first half, followed by arctan mode.

Similarly, for the arctan mode, around the 85-ns mark, we should see the following results:

$$x = G\sqrt{x_0^2 + y_0^2} = 1.64676\sqrt{\left(\frac{\sqrt{2}}{2}\right)^2 + \left(\frac{\sqrt{2}}{2}\right)^2} = 1.64676$$
$$y = 0$$
$$z = z_0 + \tan^{-1}\left(\frac{y_0}{x_0}\right) = 0 + \tan^{-1}(1) = 0.78539$$

For both modes, we see that the simulated outputs are within 0.05 error from the equations' numerical solutions, verifying that the design should work.

# **CORDIC Polar FPGA Outputs**

Figure 2 shows the results when implementing the CORDIC polar design on the FPGA, as seen in the terminal. Interestingly, cosine/sine mode outputs largely different results than the simulation, yet the arctan mode is able to generate similar values to the simulation, assuming the top module uses initial values of  $x_0=y_0=1$  for the arctan instead of coordinates along the unit circle.



Figure 2. FPGA output for CORDIC polar rotation. Mode 0 represents the cosine/sine mode, while mode 1 represents arctan.

Given that  $\tan^{-1}\left(\frac{1.137817}{1.190552}\right)=0.76275\approx\frac{\pi}{4}$ , it is possible that the test uses  $z_0=\frac{\pi}{4}$  for the cosine/sine mode, though it is unlikely. Another likely reason to the discrepancy for mode 0 may be that unforeseen overflow that was not detected during simulation may have occurred during synthesis and implementation. This may explain our results later for the hyperbolic case, where we delve more into the reasoning.

## **CORDIC Polar Implementation Summary**

Figure 3 shows the utilization, power, and timing summaries for the implementation of the CORDIC design for polar.



Figure 3. Implementation summary for CORDIC polar design: utilization, power, timing (from top to bottom).

The requirement column in the timing summary details the target clock period, and the slack column details the worst negative slack (WNS). The clock period can be defined as the target clock period minus the WNS. Since all entries in the requirement column are the same, we can define the maximum clock frequency as:

$$f_{max} = \frac{1}{T_{min}} = \frac{1}{(10.0 - \min\{WNS\}) [ns]} = \frac{1}{(10.0 - 4.664) [ns]} = 0.187 [GHz] = 187 [MHz]$$

#### **CORDIC Hyperbolic Simulation**

Figure 4 shows the results for simulating CORDIC calculations of  $\cosh(1)$  and  $\sinh(1)$  within the first 50 nanoseconds, followed by confirmation of  $\tanh^{-1}\left(\frac{\sinh(1)}{\cosh(1)}\right)=1$  for the latter 50 nanoseconds. For the cosh/sinh mode, we assume  $x_0=1$  and  $y_0=0$ , i.e., taking our initial "hyperbolic angle" to be 0 radians; we input  $z_0=1$  as our target. Inversely for the arctanh mode, we input initial input  $z_0=0$  radians; assuming the unit hyperbola, we let  $x_0=\cosh(1)$  and  $y_0=\sinh(1)$ .

Using 7 iterations starting at index k=1, we see around the 40-ns mark are the computed values for the cosh/sinh mode. Taking G=0.82816, we should see the following results:

$$x = G(x_0 \cosh z_0 - y_0 \sinh z_0) = 0.82816(1 \times \cosh(1) - 0 \times \sinh(1)) = 1.27792$$
  

$$y = G(x_0 \sinh z_0 + y_0 \cosh z_0) = 0.82816(1 \times \sinh(1) + 0 \times \cosh(1)) = 0.97325$$
  

$$z = 0$$



Figure~4.~Simulation~for~CORDIC~hyperbolic~design.~Cosh/sinh~mode~is~simulated~within~the~first~half,~followed~by~arctanh~mode.

Similarly, for the arctanh mode, we should see the following results around the 80-ns mark:

$$x = G\sqrt{x_0^2 - y_0^2} = 0.82816\sqrt{\cosh^2(1) - \sinh^2(1)} = 0.82816$$

$$y = 0$$

$$z = z_0 + \tanh^{-1}\left(\frac{y_0}{x_0}\right) = 0 + \tanh^{-1}\left(\frac{\sinh(1)}{\cosh(1)}\right) = 1$$

For both modes, we see that the simulated outputs are within 0.05 error from the equations' numerical solutions, verifying that the design should work.

## CORDIC Hyperbolic FPGA Outputs

Figure 5 shows the results when implementing the CORDIC hyperbolic design on the FPGA, as seen in the terminal. The values for cosh/sinh (i.e., x and y) are within reasonable range from the simulation. (We can argue that 0.06 or 0.07 error is reasonable.) However, the final z value does not come out to be 0.

Similar to the polar FPGA outputs, it is likely that this is due to overflow not being detected during simulation but carried out during synthesis and implementation. Recall that the numbering format is Q(3,13), which means 3 bits are allocated to the integer part of a floating point. Incrementing  $111_2=7_{10}$  would result in a neglected carry, thus  $000_2=0_{10}$  is the next integer. We can make the same inference in the opposite direction; decrementing  $000_2=0_{10}$  would result in a neglected sign bit that would give  $111_2=7_{10}$ . It is also possible that the test is set such that signed numbers are read as unsigned.

Simply put, because of the closeness of 7.948486 to  $8 \bmod 8 \equiv 0$ , we can say that the terminal output for z is reasonable as well.



Figure 5. FPGA output for CORDIC hyperbolic rotation. Only the cosh/sinh mode is tested.

## **CORDIC Hyperbolic Implementation Summary**

Figure 6 shows the utilization, power, and timing summaries for the implementation of the CORDIC design for hyperbolic.



Figure 6. Implementation summary for CORDIC hyperbolic design: utilization, power, timing (from top to bottom).

As with the polar case, we can define the maximum clock frequency as such:

$$f_{max} = \frac{1}{T_{min}} = \frac{1}{(10.0 - \min\{WNS\}) [ns]} = \frac{1}{(10.0 - 4.332) [ns]} = 176 [MHz]$$

#### Questions

1. Please indicate one way to reduce the clock cycles needed for getting the converged results.

One way to reduce the clock cycles is to implement a pipelined design (which I may have accidentally done for this lab). Instead of having an iterative design where the output registers update itself, the pipelined design would allow parallel computations by designating each iteration to a circuit stage. Seven iterations mean seven cascaded stages; the final stage would feed into the output registers. While there may be some initial latency, pipelining allows for increased throughput.